### pared by: Engr. Zoren P. Mabunga

## Sequential Logic Circuits

Engr. Zoren P. Mabunga, M.Sc

#### Two Types of Logic Circuits

1. Combinational Logic Circuit



2. Sequential Logic Circuit



Prepared by: Engr. Zoren P. Mabunga

## Combinational Logic Circuit

- Consists of logic gates whose outputs at any time are determined from only the present combination of inputs.
- Has no memory



## Sequential Logic Circuits

Employ storage elements (flip-flops, latches)

Their outputs are a function of the inputs and the state of the storage elements.

#### Sequential Logic Circuit



# Two types of Sequential Circuit

#### SYNCHRONOUS SEQUENTIAL CIRCUIT

- A system whose behavior can be defined from the knowledge of its signals at discrete instants of time.
- This type of circuits achieves synchronization by using a timing signal called the clock.

#### **ASYNCHRONOUS SEQUENTIAL CIRCUIT**

• Its behavior depends upon the input signals at any instant of time and the order in which the inputs change.

## What are Latches?

Latches are storage elements that operate with signal levels

Level sensitive devices

Useful for storing binary information and for the design of asynchronous sequential circuits

Building blocks of flip-flops



| NAND |
|------|
| 1    |
| 1    |
| 1    |
| 0    |
|      |



| ХУ  | NAND |
|-----|------|
| 00  | 1    |
| 01  | 1    |
| 10  | 1    |
| 1 1 | 0    |
|     |      |



| NAND |
|------|
| 1    |
| 1    |
| 1    |
| 0    |
|      |



| ХУ  | NAND |
|-----|------|
| 00  | 1    |
| 01  | 1    |
| 10  | 1    |
| 1 1 | 0    |
|     |      |



| NAND |
|------|
| 1    |
| 1    |
| 1    |
| 0    |
|      |

#### SR Latch with Clock signal



| S | R | Next state of Q    |
|---|---|--------------------|
| Χ | X | No change          |
| 0 | 0 | No change          |
| 0 | 1 | Q = 0; Reset state |
| 1 | 0 | Q = 1; Set state   |
| 1 | 1 | Undefined          |
|   |   | X X 0 0 0 1        |

(b) Function table

Latch is sensitive to input changes ONLY when C=1

#### D Latch (Transparent Latch)

• One way to eliminate the undesirable indeterminate state in the RS flip flop is to ensure that inputs S and R are never 1 simultaneously. This is done in the *D latch:* 



| С | D | Next state of Q    |
|---|---|--------------------|
| 0 | Χ | No change          |
| 1 | 0 | Q = 0; Reset state |
| 1 | 1 | Q = 1; Set state   |

#### Graphic Symbols for Latches



## Storage elements used in clocked sequential circuits

Edge sensitive devices

FLIP-FLOPS

A binary storage device capable of storing one bit of information.

D Flip-Flop, JK Flip-Flop, T Flip-Flop

#### EDGE-TRIGGERED FLIP FLOPS

#### Characteristics

- State transition occurs at the rising edge or falling edge of the clock pulse





respond to the input only at this time

## Concept of Master and Slave Flip-Flop





#### JK Flip-Flop

#### • Has 2 inputs



#### T Flip-Flop

- A complementing flip-flop
- Obtained from a JK flip-flop when inputs J & K are tied together.
- Useful in binary counters



## Characteristic Table

- Defines the logical properties of a flip-flop by describing its operation in tabular form.
- Q(t) present state at time t
- Q(t+1) next state at time t+1

#### Characteristic Tables (cont.)

| D Flip-Flop |        |           |  |  |
|-------------|--------|-----------|--|--|
| D           | Q(†+1) | Operation |  |  |
| 0           | 0      | Reset     |  |  |
| 1           | 1      | Set       |  |  |

Characteristic Equation: Q(t+1) = D(t)

#### Characteristic Tables (cont.)

| JK Flip-Flop |   |        |            |  |
|--------------|---|--------|------------|--|
| J            | K | Q(†+1) | Operation  |  |
| 0            | 0 | Q(†)   | No change  |  |
| 0            | 1 | 0      | Reset      |  |
| 1            | 0 | 1      | Set        |  |
| 1            | 1 | Q'(†)  | Complement |  |

Characteristic Equation: Q(t+1) = JQ'+K'Q

#### Characteristic Tables (cont.)

| T Flip-Flop |        |            |  |  |
|-------------|--------|------------|--|--|
| Т           | Q(†+1) | Operation  |  |  |
| 0           | Q(†)   | No change  |  |  |
| 1           | Q'(†)  | complement |  |  |

Characteristic Equation: Q(t+1) = T'Q+TQ'

#### Analysis of Clocked Sequential Circuits

- A. State Equations
  - Specifies the next state as a function of the present state and inputs
- B. State Table
  - Enumerates the time sequence of inputs, outputs and flip-flop states
- C. State Diagram
  - Graphically shows the time sequence of inputs, outputs and flip-flop states

#### Example

- Construct the state equations and the equivalent Boolean equation for the output y(t).
- Construct the equivalent state table and state diagram of the sequential circuit.

